全球最实用的IT互联网信息网站!

AI人工智能P2P分享&下载搜索网页发布信息网站地图

当前位置:诺佳网 > 电子/半导体 > 通信网络 >

DS1077/DS1085 EconOscillators的

时间:2009-04-22 10:33

人气:

作者:admin

标签: DS1  DS1085 

导读:DS1077/DS1085 EconOscillators的-Abstract: Proper decoupling is required for the DS1077 and DS1085 EconOscillators to optimize the frequency stability of the devices. The article discusses power-supply decoupling, AC output load characterist...
Abstract: Proper decoupling is required for the DS1077 and DS1085 EconOscillators to optimize the frequency stability of the devices. The article discusses power-supply decoupling, AC output load characteristics, and divider configurations, all of which affect frequency accuracy. If these characteristics are known and taken into consideration, these devices can be configured for optimum frequency stability. The article provides an overview of the required decoupling of the devices.

Introduction

Laboratory testing has determined the configurations of the DS1077 and DS1085 EconOscillators that optimize the frequency stability of devices. In summary, power-supply decoupling, AC output load characteristics, and divider configurations all affect frequency accuracy. If these characteristics are known and taken into consideration, these devices can be configured for optimum frequency stability.

In less extreme cases where these factors are not taken consideration, frequency shifts of 0.5% or more could be encountered. In extreme cases, the combination of excessive supply inductance and output load can react with internal oscillator circuits, in some cases causing the devices to exhibit bistable operating frequencies. The following considerations eliminate the possibilities of these occurrences. These design considerations are not limited to EconOscillators, but any device that uses the same type of architecture. These devices include the DS1100(L) 5-tap delay lines, the DS1135(L) 3-in-1 delay lines, and the DS1110, 10-in-1 delay lines.

Design considerations are as follows:
  • Place 0.1µF and 0.01µF surface-mount, ceramic caps across VCC/GND as close to the package as possible to reduce the detrimental effects of power-supply inductance.
  • Minimize loading of used output ports; board layout should maintain a minimum trace length between the oscillator and the circuitry it is driving. Capacitive loading should be minimized.
  • Bypass any unused prescalers or dividers internal to the devices.
  • If only one output is used, disable the second output, even if it is not connected into the circuit.
  • Select the lowest master oscillator frequency for the application that will generate the desired frequency.
  • If multiple prescaler/divider combinations can be used to generate the same frequency, use the combination that maximizes the prescaler value.
  • High-output loads can be countered with a small inline resistance using the maximum value resistance value, which does not effect output bandwidth.
Data sheet links, application notes, and online frequency calculators to aid in determining the optimal configurations are available online at www.maxim-ic.com.

DS1077: 5V EconOscillator with 2-Wire Interface:
http://www.maxim-ic.com/quick_view2.cfm/qv_pk/3359

DS1077L: 3.3V EconOscillator with 2-Wire Interface:
http://www.maxim-ic.com/quick_view2.cfm/qv_pk/3143

DS1085: 5V EconOscillator Frequency Synthesizer:
http://www.maxim-ic.com/quick_view2.cfm/qv_pk/3491

DS1085L: 3.3V EconOscillator Frequency Synthesizer:
http://www.maxim-ic.com/quick_view2.cfm/qv_pk/3495
温馨提示:以上内容整理于网络,仅供参考,如果对您有帮助,留下您的阅读感言吧!
相关阅读
本类排行
相关标签
本类推荐

CPU | 内存 | 硬盘 | 显卡 | 显示器 | 主板 | 电源 | 键鼠 | 网站地图

Copyright © 2025-2035 诺佳网 版权所有 备案号:赣ICP备2025066733号
本站资料均来源互联网收集整理,作品版权归作者所有,如果侵犯了您的版权,请跟我们联系。

关注微信