全球最实用的IT互联网信息网站!

AI人工智能P2P分享&下载搜索网页发布信息网站地图

当前位置:诺佳网 > 电子/半导体 > 通信网络 >

倍频器使用延迟线

时间:2009-04-22 11:18

人气:

作者:admin

标签: 倍频器  延迟线 

导读:倍频器使用延迟线-Abstract: Any independent delay line, in conjunction with a XOR gate, can be made into a clock frequency doubler by delaying the clock signal, and combining the delayed clock signal with the undelayed signal using th...
Abstract: Any independent delay line, in conjunction with a XOR gate, can be made into a clock frequency doubler by delaying the clock signal, and combining the delayed clock signal with the undelayed signal using the external logic. This application brief demonstrates how it can be done with a DS1035. The technique works with the DS1100 and DS1135 series as well.

If a clock signal is delayed by one-quarter period, it can be gated with the original waveform to produce a novel application: frequency-doubled output.

Figure

Figure

Figure

This time, the XOR propagation delay (tPD) will impact only the relative skew from input to output and will not otherwise distort the waveform. Obviously, the optimum delay time for this application is one-quarter of the input period. Deviation from this "ideal" value, or altering the input frequency, will cause a change in the output duty cycle but will not change the frequency. The minimum usable delay (lowest usable input frequency) is dependent only on the minimum acceptable output pulse width or duty cycle. The maximum usable delay (highest input frequency) is constrained by the minimum input pulse width specification of the delay line.

Figure

Figure

温馨提示:以上内容整理于网络,仅供参考,如果对您有帮助,留下您的阅读感言吧!
相关阅读
本类排行
相关标签
本类推荐

CPU | 内存 | 硬盘 | 显卡 | 显示器 | 主板 | 电源 | 键鼠 | 网站地图

Copyright © 2025-2035 诺佳网 版权所有 备案号:赣ICP备2025066733号
本站资料均来源互联网收集整理,作品版权归作者所有,如果侵犯了您的版权,请跟我们联系。

关注微信